# OPERATION AND SERVICE MANUAL FOR 5000 SERIES RADIO DIRECTION FINDING SYSTEMS P.O. Box 31819 Phoenix, Arizona 85046 #### LIMITED WARRANTY INFORMATION Doppler Systems, Inc. will repair or replace, at our option, any parts found to be defective in either materials or workmanship for a period of ninety (90) days from the date of shipping. Defective parts must be returned for replacement. If a defective part or design error causes your Radio Direction Finder to operate improperly during the ninety day warranty period, Doppler Systems, Inc. will service it free of charge if returned at owner's expense. If improper operation is due to an error on the part of the purchaser, there will be a repair charge. Doppler Systems, Inc. is not responsible for damage caused by the use of improper tools or solder, failure to follow the printed instructions, misuse or abuse, unauthorized modifications, misapplication of the unit, theft, fire or accidents. This warranty applies only to the equipment sold by Doppler Systems, Inc. and does not cover incidental or consequential damages. ## TABLE OF CONTENTS | 1.0 | Introduction | - | |-----|-------------------------------|-----| | 2.0 | Installation and Adjustment | / / | | 3.0 | Checkout and Troubleshooting1 | ( | | 4.0 | Technical Description3 | ( | | 5.0 | Specifications5 | 1 | ## SECTION 1.0 INTRODUCTION The radio direction finding system you have purchased adds modern quasi-Doppler direction finding capability to your VHF or UHF narrow band FM receiver. Radio direction finders based on the Doppler principle have been used in aeronautical applications for many years. While their performance is generally much better than other methods of direction finding, conventional Doppler-type systems have been large, complex and expensive. In a typical an array of eight to sixteen antennas is switched electronically to approximate a single rotating antenna. patented principle on which your radio direction finder works simulates a smoothly rotating antenna by continuously summing the outputs of four antennas mounted in a square array. simulated rotating antenna moves toward the RF source, an increase in the apparent signal frequency occurs, and as the antenna recedes from the source, this frequency decreases. This up-down (Doppler) shift is detected by your FM receiver and is present as a 300 Hz tone on the audio output. Since the phase of this tone is related to the bearing angle, your direction finder electronics can compute and display the bearing information without any modification to your receiver. A directional gain is also formed by the interaction of currents in the four antennas which produces a 300 Hz amplitude modulation of the signal at the same time that it is phase modulated as described above. This allows the system to be used with an AM receiver to direction find signals in the aircraft band, such as Emergency Locator Transmitters (ELT's). Four models of direction finders are covered by the manual. Model DDF5001 displays the bearing angle with 16 high intensity LEDs arranged in a circular pattern. DDF5002 displays the bearing directly in degrees (3 digits) as well as in a circular array. Model DDF5003 has a display identical to the DDF5002, and it provides an RS232C output of the 3 digit bearing angle for computer analysis, triangulation, data logging, etc. Model DDF5004 also has a display identical to the DDF5002, and it contains a speech synthesizer, audio amplifier and loudspeaker to enunciate the bearing angle. This model is designed for mobile use, as it eliminates the need for the driver to watch the display. An external audio output permits unattended or remote operation using a tape recorder, telephone or repeater link. The 5000 series radio direction finders utilize a remote RF summing circuit which combines the four antenna signals into a single RF signal which is then connected to the receiver. For fixed location operation, RF summer DDF5050-xxx should be used. The summer mounts on a mast using two U-bolts, and it is available with cable lengths of 25, 50, 75 and 100 feet. For mobile operation, a magnetic mounted RF summer, DDF5060, is recommended which has a 12 foot long cable. A variety of antennas can be used with the system. In the 700 to 1000 MHz range, the RF summer forms the base of the antenna system. At lower frequencies, auxiliary antennas are used which connect to the RF summer through short lengths of coaxial cable. This manual contains instructions for installing, adjusting and using your direction finder. A troubleshooting section and detailed technical description are included which should cover most service situations. You have purchased an instrument which has been designed to give you trouble-free, accurate radio direction finding. Be sure to read the installation and adjustment instructions thoroughly and follow all of the directions carefully to avoid unnecessary problems. ## SECTION 2.0 INSTALLATION AND ADJUSTMENT #### 2.1 ANTENNAS Proper operation of your radio direction finder requires care in the construction and installation of the antenna system. The most important consideration is to maintain symmetry in the system. Each of the four antennas used must be electrically identical. Either quarter wave whips or gain types may be used, but the phase shifts (i.e., impedances) of all four must be the same. For this reason, it is generally easier to use quarter wave whips. Be sure to cut the whips to resonance using the cutting chart supplied. Both fixed and mobile antennas which are available from Doppler Systems have the required equal length of coax. If you are making your own, be certain that the feed lines of all four antennas have the same **electrical** length. It is best to cut all coax used from the same spool and to match line lengths within 1/4 inch. Apply equal tension to the feedlines when measuring and cutting. RG58A/U is recommended. Install TNC plugs for connection to the RF summer. A good choice of antenna for mobile use is four magnetic mounts with removable whips. This permits using your direction finder on several frequencies by simply changing the antenna spacing and whip length. Place the antennas in a square pattern in the center of your car's roof. Space the antennas with about 3/16th wavelength between adjacent antennas. (One of the whips may be marked to make a convenient measuring rod.) The spacing is not critical and can be varied from 1/8th to 1/4th wavelength. Regardless of the size, be sure that the four antennas form a **square** pattern and that a reasonable ground plane will exist under each. (Don't place the four antennas close to the edge of the roof.) It is a good idea to remove any other antenna from the car when using the direction finder. If you must use another antenna, try to mount it well below the direction finder array or alternatively mount it in the exact center of the square array. Do not transmit more than a few watts in the immediate vicinity of the direction finder antenna - especially in the same frequency band for which the direction finder antennas are cut. The RF summer may be damaged if more than 100 milliwatts are induced into its input. Locate the RF summer on the car and route the cables so that they do not interfere with the antenna pattern. In the 108 to 136 MHz band, the RF summer may be placed in the center of the square array. At higher frequencies (136 to 500 MHz), the RF summer should be located further away from the array - possibly on the trunk lid. This is necessary because the antenna cables where they connect to the RF summer will project several inches above the mounting surface. At lower frequencies (108 to 136 MHz), this will have a neglegible effect on the antenna pattern, but at higher frequencies the projection becomes a significant fraction of the antenna height, and the pattern will be disturbed unless the RF summer is located away from the array. The coax lengths supplied with mobile antennas DDF5061 (108 to 136 MHz) and DDF5062 (136 to 500 MHz) are cut to provide the correct separation. At frequencies in the 700 to 1000 MHz range, the antenna spacing should be equal to the distance between the TNC connectors on the RF summer. Antenna DDF5067 provides an extended ground plane (12 inch square) which mounts directly on the RF summer and a set of four TNC mounted stub antennas. Orient the RF summer on the vehicle so that the control cable exits toward the rear of the vehicle. Then connect the four auxiliary antennas (if they are being used) so that they match up with the TNC connectors on the RF summer; i.e., the antenna closest to the left front of the car connects to the TNC connector closest to the left front of the car, etc. Fixed station antennas can be fabricated using an aluminum X-frame to support the four elements and form a ground plane. Best results are obtained if the ground plane is a continuous sheet of aluminum extending at least 1/4th wavelength past the elements. Element spacing should be between 1/8th and 1/4th wavelength. An alternative to the large ground plane is to use dipole antennas mounted at the ends of an X-frame. Antennas DDF5051 (108 to 136 MHz) and DDF5052 (136 to 180 MHz) are dipole arrays which contain broadband impedance matching networks. Antenna DDF5055 (350 to 500 MHz) consists of four monopole whips mounted on a large (24 inch square) ground plane. RF summer DDF5050 is designed to be mounted on a mast directly below any of the above antenna arrays. Position the U-bolts when installing so that the control cable exits toward the ground. Connect the coax cable from the NW antenna element to the upper left TNC connector, the NE antenna to the upper right TNC connector, the SE antenna to the lower right TNC connector, and the SW antenna to the lower left TNC connector. Secure all cables to the mast with nylon ties. For fixed site operation in the 700 to 1000 MHz band, install the extended ground plane provided with antenna DDF5057 directly on the RF summer and connect the four TNC mounted stub antennas. Position the U-bolts so that the RF summer mounts with the ground plane horizontal at the top of the mast. Orient the antenna assembly so the control cable on the RF summer exits toward the South. Mount the array well above or away from other radiating antennas or structures. A side arm mount on a tower would be a very poor choice. A better design would be at the top of a separate mast near the direction finding unit and away from the tower. Cable length should be kept reasonably short to minimize line loss. #### 2.2 RECEIVER A narrow band FM receiver is required to detect the phase modulation produced by the mixing of the four antenna signals in the RF section of the direction finder. An AM receiver may be used for aircraft band signals such as Emergency Locator Transmitters. You can also track AM signals with the receiver in the narrow band FM mode. **NEVER TRANSMIT INTO THE DIRECTION FINDING UNIT!** If you plan to use a tranceiver for the receiver, disconnect the microphone or otherwise disable the unit from transmitting with the direction finder connected. For best performance, a dedicated receiver strip tuned to the band of interest gives best performance. Scanner receivers are very convenient, but the poor intermod characteristics of some of the cheaper units may limit their usefulness in many locations. Also, a few of the scanners currently on the market are not designed to provide audio output at 300 Hz. This problem can generally be corrected by increasing the audio coupling capacitor(s). Connect the receiver to the direction finder as shown in Figure 2-1. The external speaker jack should be rewired if necessary so the internal speaker is not cut off. Alternatively, an external speaker may be paralleled with the direction finder audio input (pin 8 high, pin 7 ground on the 15 pin subminiature D connector). Use a **small** shielded wire for the audio input. #### 2.3 POWER Connect the direction finder to a source of +12 VDC power. Use number 20 or 22 size wire and connect to pin 15 (high) and pin 13 (power ground) on the 15 pin connector. Connect the power and power ground wires from the direction finder and the receiver separately to the power source (dc supply, cigarette lighter, etc.) rather than daisy chaining them together. In some vehicles, an inline noise filter may also be needed. The direction finder is internally fused at 2 amperes, but draws less than 0.5 amperes. A 1 ampere in-line fuse can be used if desired. #### 2.4 CALIBRATION Tune the receiver to the frequency of a known signal, such as a NOAA weather station or a local repeater. Adjust the bearing calibration pot on the back of the unit until the correct bearing is displayed. For mobile use the bearing is calibrated relative to the car -- that is, 0 degrees is straight ahead, 90 degrees is right, etc. In fixed operation, 0 degrees should be due North, 90 degrees East, etc. If the correct bearing cannot be obtained by adjusting the pot, rotate the antenna itself or if using an auxiliary antenna, rotate the antenna leads at the TNC connectors so that the system will calibrate with the control near the center of its range. Be sure not change the order of rotation of the four antennas, however. Generally, the calibration is not affected when changing frequencies within a given band. If the receiver, antenna or band are changed (for example, from high band VHF to UHF), you should recalibrate on a known signal. Check the calibration and operation of the system in a vehicle by driving in a circle while monitoring the known station. Choose a location free of reflections when calibrating a mobile unit. A large empty parking lot away from power lines, buildings, etc. would be ideal. #### 2.5 OPERATION Bear in mind that an ideal direction finder will indicate the angle of arrival of the incoming wave front. If the direct path between the transmitter and receiver is blocked, your direction finder is likely to point toward a reflection. The only method of eliminating this problem is by locating the direction finder where a direct path exists. In mobile use, it is sometimes better to drive to a clear high location such as a hilltop or the top floor of a multi-story parking lot in order to get a good initial bearing. As you drive closer to the transmitter, the bearing direction will become more stable. When both a direct and reflected signal are received (multi-path), your direction finder will also give an erroneous indication. However, if you listen closely to the sound of the 300 Hz tone in the receiver audio, you will notice that it sounds "raspy" on a multipath signal and is a purer tone on a direct signal. With practice, this can be an important clue in knowing when to believe the readings. Frequently driving forward a few feet can eliminate the multipath. Modulation on the transmitted signal will cause the bearing display to vary a few degrees. This effect is usually not important as it averages out. #### 2.6 OPTIONAL CONNECTIONS Your direction finder contains an automatic level control circuit that adjusts to changes in the audio output level from the receiver. When no output is present, that is, when the receiver is squelched, the display will hold for about 6.8 seconds, then automatically blank. If you want to have the display hold indefinitely, cut the fine trace between E13 and E14 on the processor board and install a jumper from E14 to E15. As supplied, the direction finder display is synchronized to the audio signal from the receiver and will operate with transmitted pulses of 150 milliseconds or longer. If your receiver provides a "mute" signal of 5 to 9 VDC, it may be connected to pin 14 of the 15 pin connector. Cut the fine trace between E10 and E11 and jumper from E11 to E12 to use the external mute signal. #### 2.7 MOUNTING A bracket is provided for mounting your direction finder below the dash in your car. In very hot weather, however, locate or cover the direction finder so that it is not in the direct sun with the car closed for an extended period. The enclosure can distort if heated above 150 degrees F (65 degrees C). ### 2.8 SERIAL INTERFACE CONNECTIONS (Model DDF5003) The serial output for connection to a digital computer is shown in Figure 2-2. Keep the cable length under 50 feet. A shielded cable is recommended. Set the computer to 300 Baud and match the number of data bits and parity of the direction finder to that at the computer. The following switches are located inside the direction finder on the Serial Interface board. | Switch | <u>OFF</u> | <u>ON</u> | |--------|---------------|-------------| | SW1-1 | No parity bit | Parity bit | | SW1-2 | 8 data bits | 7 data bits | | SW1-3 | Even parity | Odd parity | ### 2.9 SYNTHESIZED SPEECH CONNECTIONS (Model DDF5004) A constant level output is available on this model for connection to an acoustical coupler as shown in Figure 2-3 for remote telephone monitoring. The same output may also be connected to the audio input on a tape recorder for unattended monitoring or to a down link radio channel for remote use. Figure 2-1 Direction Finder Connections (All Models) Figure 2-2 Serial Interface Connections (Model DDF5003) Figure 2-3 Synthesized Speech Connections (Model DDF5004) ## SECTION 3.0 CHECKOUT AND TROUBLESHOOTING Follow the procedure below if your direction finder does not appear to be operating correctly. If a problem is found, refer to the detailed technical description and circuit schematics given in Section 4.0 to isolate the problem or return your unit to Doppler Systems Inc. for servicing. With the direction finder connected normally, verify that a 300 Hz tone is audible in the receiver with a strong signal tuned in. If no tone is heard, the problem may be in the RF summer. If your receiver has an S-meter, you can make a coarse test of the RF summer by connecting only one antenna to an input and noting the "S" reading. Connect the same antenna to the other three inputs and see whether the same reading results. All four readings should be approximately equal. Since the RF summer is not user servicable, contact the factory if it requires repair. If the display unit itself does not appear to be operating correctly, perform the following simple self test. Connect a short jumper wire between pins 1 and 8 on the 15 pin cable connector. (Disconnect pin 8 from the receiver if it was previously installed.) Connect +12 VDC to pin 15 and power ground to pin 13 as shown in Figure 3.1-1. There should be no other connections to the unit for these checks. Turn the set on. The power light should light and a bearing should be displayed. After a few seconds, the display should settle out to a steady value. Check that the brightness control operates properly. Adjust the bearing calibration on the back panel and verify that the display changes. If you have a model DDF5004, check that the volume control functions correctly. The circular display, 3 digit readout and synthesized voice output should all agree. The above tests verify practically all of the circuitry in your unit, and it is not necessary to proceed with the remaining checks in this section unless you suspect there is a problem. If you do not need to continue with a detailed checkout, remove the jumper wire between connector pins 1 and 8 and reconnect the unit to your receiver as described in Section 2. To perform a detailed checkout, place a soft cloth on your work table and remove the four screws which hold the upper and lower halves of the enclosure together. Slide the upper half of the box straight up off the front panel and set it upside down next to the bottom half. You do not need to remove any of the printed circuit boards from the unit to make the measurements below. A good dc oscilloscope is required to check the following voltages and waveforms. The scope probe should have a straight point and the scope ground should be connected using a miniclip to the center lead on the +5 VDC regulator (U1) which is mounted flat against the heat sink on the Processor board. This is the large printed wiring board mounted on the floor of the bottom half of the enclosure. Be sure that the scope ground clip does not short against the other pins on the IC. #### 3.1 PROCESSOR BOARD CHECKOUT Measure the voltage at U4, pin 16. It should be +5.0, +/-0.25 VDC. Measure the voltage at U6, pin 14. It should be +9.0, +/-0.5 VDC. Measure the voltage at U20, pin 5. It should be +4.5, +/-0.25 VDC. Observe the 1.728 MHz clock waveform on U6, pin 3. It should appear similar to Figure 3.1-2. Observe the $38400~\mathrm{Hz}$ waveform at U12, pin 15. It should appear similar to Figure 3.1-3. Check the following additional clock waveforms. These should all be 8 to 9 volt peak to peak square waves having the periods listed below: | Signal | <u>Location</u> | <u>Period</u> | |--------|-----------------|-------------------| | 108000 | U10, pin 6 | 9.26 microseconds | | 2400 | U18, pin 6 | 417 microseconds | | 300 | U18, pin 13 | 3.33 milliseconds | | 18.75 | U10, pin 13 | 53.3 milliseconds | Check the master reset (MR) waveform at U16, pin 1. It should appear similar to Figure 3.1-4. All four RF summer control voltages should appear as 300 Hz sinusoids, approximately 3 V peak to peak, offset by 4.5 VDC. They should appear similar to Figure 3.1-5. Check all four control voltages: | <u>Signal</u> | <u>Locat</u> | <u>Location</u> | | | |---------------|--------------|-----------------|----|--| | VCA | U13, | pin | 8 | | | VCB | U13, | pin | 14 | | | VCC | U13, | pin | 7 | | | VCD | U13, | pin | 1 | | Check the audio signal waveforms through the following filter stages against the indicated waveform photographs. (These signals result from the test signal which is injected via the jumper between input connector pins 1 and 8.) | <u>Test</u> | Poir | <u>ıt</u> | Wavefor | <u>cm</u> | |-------------|------|-----------|---------|-----------| | U27, | pin | 7 | Figure | 3.1-6 | | U20, | pin | 8 | Figure | 3.1-7 | | U20, | pin | 14 | Figure | 3.1-8 | | U20, | pin | 1 | Figure | 3.1-9 | | U20, | pin | 7 | Figure | 3.1-10 | Observe the waveform at U16, pin 5, as the bearing calibration control (RC) is varied. The waveform should be similar to that shown in Figure 3.1-11. The period during which the waveform is low depends on RC. Check that the /SQ voltage at U16, pin 9 is a logic high (8 to 9 VDC). Also verify that U9, pin 13 is a logic low (0 to 1 VDC). Verify the operation of the bearing display logic by checking the following waveforms against the indicated photographs. | <u>Test</u> | Poir | <u>ıt</u> | Wavefor | <u>rm</u> | |-------------|------|-----------|---------|-----------| | U15, | pin | 10 | Figure | 3.1-12 | | U9, | pin | 1 | Figure | 3.1-13 | | U24, | pin | 1 | Figure | 3.1-14 | | U24, | pin | 13 | Figure | 3.1-15 | | U25, | pin | 1 | Figure | 3.1-16 | | U25, | pin | 13 | Figure | 3.1-17 | | U17, | pin | 10 | Figure | 3.1-18 | | U17, | pin | 4 | Figure | 3.1-19 | Observe the signal at U16, pin 13. The high period of this waveform will vary as the brightness control (RA) is changed. The waveform should be similar to Figure 3.1-20. Check that the voltage at U11, pin 3, is a logic low (0 to 1 VDC). Figure 3.1-1 Self Test Setup DIRECTION FINDER 15 PWR. GRD. Figure 3.1-2 U6-3 2 V/div 0.1 µs/div Figure 3.1-3 U12-15 2 V/div 5 µs/div Figure 3.1-4 U16-1 2 V/div 1 µs/div Figure 3.1-5 U13-8,14,7,1 1 V/div 0.5 ms/div Figure 3.1-6 U27-7 1 V/div 0.5 ms/div Figure 3.1-7 U20-8 1 V/div 0.5 ms/div Figure 3.1-9 U20-1 1 V/div 0.5 ms/div Figure 3.1-10 U20-7 2 V/div 0.5 ms/div Figure 3.1-11 U16-5 2 V/div 0.5 ms/div Figure 3.1-12 U15-10 2 V/div 0.1 s/div Figure 3.1-13 U9-1 2 V/div 1 ms/div Figure 3.1-14 U24-1 2 V/div 1 ms/div Figure 3.1-15 U24-13 2 V/div 50 µs/div Figure 3.1-16 U25-1 2 V/div 0.1 ms/div Figure 3.1-17 U25-13 2 V/div 0.5 ms/div Figure 3.1-18 U17-10 2 V/div 0.5 ms/div Figure 3.1-19 U17-4 2 V/div 0.2 ms/div Figure 3.1-20 U16-13 2 V/div 0.2 ms/div #### 3.2 RF SUMMER AND CURRENT AMPLIFIER CHECKOUT The following voltages and waveforms are measured on the current amplifier board, DDF4106, located at the rear of the upper half of the enclosure. Be sure that the RF summer control cable is connected at the 9 pin subminiature D connector for these measurements. Measure the power supply voltage at U1, pin 4. It should be +9, +/-0.5 VDC. The signals at pins 1,7,8 and 14 of U1 should appear similar to Figure 3.2-1. For the following measurement, you will need a high bandwidth oscilloscope (at least 100 MHz) and a signal generator. Connect them to the direction finder as shown in Figure 3.2-2. Set the signal generator for about 25 mVRMS (-19 dBm) at a frequency of approximately 100 MHz. The waveform should be similar to Figure 3.2-3. Move the signal generator output to each of the antenna inputs in turn. In each case, the waveform should be similar to Figure 3.2-3. If you have a Model DDF5001 or DDF5002, this completes the detailed checkout. Remove the jumper between pins 1 and 8 on the 15 pin cable connector and reconnect for normal operation as described in Section 2.0. Figure 3.2-1 U1-1,7,8,14 2 V/div 0.5 ms/div Figure 3.2-2 Setup for RF Summer Checkout SIGNAL GENERATOR SCOPE SUMMER DIRECTION FINDER Figure 3.2-3 RF Summer Output 20 mV/div 0.5 ms/div ### 3.3 SERIAL INTERFACE CHECKOUT (Model DDF5003) Measure the following power supply voltages on the Serial Interface board (DDF4104). | <u>Test Point</u> | <u> Voltage</u> | |-------------------|--------------------| | U1, pin 14 | +9, +/- 0.5 VDC | | U1, pin 1 | -8, $+/-$ 1.0 VDC | | U2, pin 1 | +5, $+/-$ 0.25 VDC | Check the following signals against the figures listed. | <u>Test</u> | Poir | <u>nt</u> | ₩a | vefor | <u>cm</u> | |-------------|------|-----------|------------------|-------|-----------| | U9, | pin | 9 | Fi | igure | 3.3-1 | | U5, | pin | 13 | Fj | igure | 3.3-2 | | U5, | pin | 1 | Fi | Lgure | 3.3-3 | | U3, | pin | 1 | Fi | igure | 3.3-4 | | υ7 <b>,</b> | pin | 9 | Fi | igure | 3.3-5 | | U8, | pin | 3 | Fj | igure | 3.3-6 | | U10, | pin | 1 | Fi | igure | 3.3-7 | | U2, | pin | 25 | $\mathbf{F}^{j}$ | igure | 3.3-8 | This completes the detailed checkout procedure for Model DDF5003. Remove the jumper between pins 1 and 8 on the 15 pin cable connector and reconnect for normal operation as described in Section 2.0. Figure 3.3-1 U9-9 2 V/div 0.2 ms/div Figure 3.3-2 U5-13 2 V/div 1 ms/div Figure 3.3-3 U5-1 2 V/div 1 ms/div Figure 3.3-4 U3-1 2 V/div 50 ms/div Figure 3.3-5 U7-9 2 V/div 0.5 ms/div Figure 3.3-6 U8-3 2 V/div 50 ms/div Figure 3.3-7 U10-1 2 V/div 1 µs/div Figure 3.3-8 U2-25 2 V/div 50 ms/div ## 3.4 SPEECH SYNTHESIZER CHECKOUT (Model DDF5004) Measure the following power supply voltages on the Speech Synthesizer board (DDF4105). | <u>Test Point</u> | Volt | <u>taqe</u> | | | |-------------------|------|-------------|------|-----| | U1, pin 24 | +5, | +/- | 0.25 | VDC | | U2, pin 40 | +9, | +/- | 0.5 | VDC | Check the following signals against the figures listed. | Test Poi | <u>nt</u> | Wavefor | <u>rm</u> | |----------|-----------|---------|-----------| | U9, pin | 9 | Figure | 3.4-1 | | U5, pin | 13 | Figure | 3.4-2 | | U5, pin | 1 | Figure | 3.4-3 | | U3, pin | 1 | Figure | 3.4-4 | | U7, pin | 9 | Figure | 3.4-5 | | U6, pin | 5 | Figure | 3.4-6 | | U8, pin | 7 | Figure | 3.4-7 | | U8, pin | 1 | Figure | 3.4-8 | Note that the waveforms observed on U8 above will depend on the word being synthesized. This completes the detailed checkout procedure for Model DDF5004. Remove the jumper between pins 1 and 8 on the 15 pin cable connector and reconnect for normal operation as described in Section 2.0. Figure 3.4-1 U9-9 2 V/div 0.2 ms/div Figure 3.4-2 U5-13 2 V/div 1 ms/div Figure 3.4-3 U5-1 2 V/div 1 ms/div Figure 3.4-4 U3-1 2 V/div 0.2 s/div Figure 3.4-5 U7-9 2 V/div 0.5 ms/div Figure 3.4-6 U6-5 2 V/div 0.2 s/div Figure 3.4-7 U8-7 1 V/div 20 ms/div Figure 3.4-8 U8-1 2 V/div 20 ms/div ## Section 4.0 TECHNICAL DESCRIPTION #### 4.1 THEORY OF OPERATION Radio direction finding (RDF) systems tend to fall into two general categories depending on whether or not they use the Doppler shift principle. Most non-Doppler RDFs employ directional antennas which produce peaks or nulls in the received signal amplitude as they are Doppler type systems, on the other hand, detect the the received imparted to modulation translational motion of a nondirectional antenna. As a consequence of the "capture effect" of the FM receiver which detects this frequency modulation, Doppler type systems generally are less sensitive to interfering signals than amplitude measurement The first known RDF based on detecting the Doppler shift was patented by H. T. Budenbom in 1947 and used a motor driven antenna. Doppler RDFs today do not mechanically rotate an antenna, but instead rely on sequential switching between a series of antennas placed in a circular array to approximate a single continuously rotating element. Sequentially switched arrays, although widely used, are not without problems of their own, however. They are generally large and unwieldy for mobile use at VHF frequencies, and the transients associated with rapidly switching the RF signal between elements frequently result in receiver desensitization and susceptibility to off channel intermodulation. These problems are avoided in your RDF by linearly mixing the RF signals from four antenna elements in a continuous manner. The resultant signal closely approximates that which would be sensed by a single antenna smoothly rotating in a circular path. The principle behind Doppler direction finding can be explained by considering the geometry shown in Figure 4.1-1 which illustrates a simple antenna located at a distance $R_{\rm l}/\lambda$ and an angle $\theta$ from the reference position. Assume the incoming signal is located far (relative to the wavelength, $\lambda$ ) from the receiving antenna at the bearing $\varphi$ shown. Then the voltage induced in the antenna can be written as: $$E_p = A \sin(\omega_c t + \psi)$$ where A is the received amplitude in volts, $\omega_c$ is the carrier frequency in radians per second, t is the time in seconds and is selected to start with a zero crossing of $E_R$ at the origin and $\psi$ is the phase shift in radians due to the antenna's being closer to or further from the transmitter. If the antenna is closer to the source, $\psi$ would be positive, indicating a phase lead, etc. For the geometry shown, $$\Psi = 2\pi R_1/\lambda \cos(\phi - \theta)$$ Now suppose the receiving antenna is permitted to rotate with velocity $\omega_{\text{d}}$ in a circular path of radius $R_{\text{l}}/\lambda$ . Then $\theta$ = $\omega_{\text{d}}t$ and the phase of the received signal is: $$\psi(t) = 2\pi R_1/\lambda \cos(\phi - \omega_d t)$$ This equation indicates that the rotating antenna has caused the incoming carrier to become phase (and frequency) modulated. A standard FM receiver will produce an audio output equal to the frequency deviation of the received signal. $$E_{AUDIO} = K_A 2\pi \omega_d R_1 / \lambda \cos(\phi - \omega_d t)$$ Thus the receiver's audio output is a sinusoid, having a frequency equal to the antenna commutation frequency $\omega_d$ , and a phase angle equal to the bearing angle $\phi$ . Electronic processing of the receiver's audio is used to separate the commutation frequency from other frequencies and to measure and display its phase. Another way of looking at the system is to consider the situation when the rotating antenna is at the angle where it is directly approaching the incoming signal. The maximum relative velocity causes an apparent increase in the carrier frequency at this point. Similarly, when the antenna has moved 180 degrees to the point where it is traveling away from the transmitter, the relative velocity is a minimum, and the carrier frequency appears to be lower. This is the familiar Doppler shift phenomenon, but here the rotation of the antenna produces a periodic up/down shift, the phase of which is set by the bearing angle between receiver and transmitter. The method used to simulate a physically rotating antenna in your RDF can be explained by referring to Figure 4.1-2. The real antennas are designated A, B, C and D and are located at the corners of a square. Antenna S is simulated by combining the outputs of antennas A through D. Note that S is located on the inscribed circle of radius $R_1/\lambda$ at the angle $\theta$ shown in Figure 4.1-2. If an incoming signal were arriving from the left or right, the phase at A and B would be equal and the phase at C and D would also be equal. As long as the array is less than 1/2 wavelength on a side, the phase at point S may be computed by interpolating linearly between the phases to the left and right as indicated in the plot directly below the sketch on the antenna array: Phase at $$S = \psi_S = \psi_{C \text{ or } D}$$ + $(1 + \sin \theta)/2(\psi_{A \text{ or } B} - \psi_{C \text{ or } D})$ = $K_X \psi_{A \text{ or } B} + (1 - K_X) \psi_{C \text{ or } D}$ where $K_X = (1 + \sin \theta)/2$ For example, if S is midway between A and D, $\theta=0^\circ$ , $K_\chi=1/2$ , $(1-K_\chi)=1/2$ and the phase is the simple average of the phases measured at A and D. If we now consider a signal originating from the top in Figure 4.1-2, the phase at S can be computed from that at A or D and that at B or C by interpolating along the Y direction. Referring to the graph to the left of the antenna: Phase at S = $$\psi_s$$ = $\psi_{B \text{ or C}}$ + $(1 + \cos\theta)/2(\psi_{A \text{ or D}} - \psi_{B \text{ or C}})$ = $K_Y \psi_{A \text{ or D}}$ + $(1-K_Y) \psi_{B \text{ or C}}$ where $K_Y$ = $(1 + \cos\theta)/2$ These equations may be combined to give a two dimensional interpolation of phase. $$\psi_{s} = K_{x}K_{y}\psi_{A} + K_{x}(1-K_{y})\psi_{B} + (1-K_{x})(1-K_{y})\psi_{C} + (1-K_{x})K_{y\psi D}$$ The required gain to be applied to $\psi_{A}$ is: $$K_A = K_X K_Y = (1 + \sin \theta) (1 + \cos \theta)/4$$ which is plotted in Figure 4.1-3. Note that the gain peaks, as would be expected, at 45 degrees where the simulated antenna S is closest to antenna A. A second small gain increase also occurs 180 degrees from this location. The other gains - $K_B$ , $K_C$ and $K_D$ have shapes identical to $K_A$ but are displaced 90 degrees in phase ( $K_B$ lags $K_A$ by 90 degrees, etc.) Strictly speaking, four identical FM receivers would be required to obtain the four phase angles required for mixing in the above equation. A much simpler implementation, which produces essentially the same result when the antennas are closely spaced, can be obtained by amplitude modulating and summing the four RF voltages from the antennas at the input to a single FM receiver. This is the method used in the Doppler Systems 5000 Series Radio Direction Finders. A simplified functional block diagram of the complete radio direction finding system is shown in Figure 4.1-4. The RF summer combines the outputs of the four antennas through variable gains which are periodic at the system commutation frequency of $300~{\rm Hz}$ . The frequency modulated RF signal is applied to a conventional FM receiver which detects the modulation and provides the audio input to the Doppler signal processor via connection to the external speaker output. Synchronous filtering removes the normal voice content leaving a sine wave having the same frequency as was used to modulate the antenna signals and a phase angle equal to the bearing angle. This sine wave acts as a trigger to latch the outputs of digital counters for display of the bearing in a circular LED array and/or a three digit decimal display. An optional serial interface transmits the bearing data displayed by the unit and an optional speech synthesizer articulates the bearing angle through a self-contained loudspeaker. Figure 4.1-1 Doppler Direction Finding Antenna Geometry Figure 4.1-2 Phase Angle Interpolation Using Four Antennas Figure 4.1-3 Phase Angle Gain to Simulate Continuous Rotation Figure 4.1-4 Block Diagram of Complete Direction Finding System #### 4.2 CONTROL VOLTAGE GENERATION The Control Voltage Generator provides four-phase 300 Hz offset sinusoids to the Current Driver. It is located on the Processor board, DDF4102, and comprises the circuitry in the right hand area of Figure 4.2-1. U19 is connected as a divide by 8 walking ring counter driven by a 2400 Hz square wave. The counter is reset each commutation cycle (300 Hz) by a pulse from the master reset, MR. This ensures synchronization with the bearing display counters. The four counted outputs at pins 5, 4, 6 and 11 are 300 Hz square waves which are staggered by 1 clock count (1/2400 sec.) in time. Outputs 5, 4 and 6 are summed through resistor networks in amplifiers U14A and U14B to synthesize a staircase approximation to a sine and cosine waveform. Feedback filtering in these amplifiers partially smooths these waveforms eliminating the higher frequency components. Amplifiers U13A and U13B provide additional filtering so as to produce nearly pure 300 Hz sinusoids for control voltage phases VCC and VCD. Amplifiers U13C and U13D act as unity gain inverters to generate the remaining two control voltages, phases VCA and VCB. #### 4.3 Current Driver The Current Driver is contained on a separate printed wiring board, DDF4106, and it is shown schematically on Figure 4.3-1. Amplifier U1 controls the current through sense resistors R12, R5, R22 and R17 proportional to the sinusoidal signals VCA - VCD. The current sensed is that delivered to the current controlled attenuators in the RF Summer. The Current Driver contains its own +9 VDC supply using linear regulator U2. Figure 4.2-1 Electrical Schematic - Processor (1 of 2) Figure 4.3-1 Electrical Schematic - Current Driver DDF4106 ## 4.4 Power Supply and Clock This circuitry is located on the Processor Board, DDF4102, and is shown schematically in Figure 4.2-1. Ul and U7 are linear voltage regulators arranged to provide filtered +5 and +9 VDC to the remainder of the circuitry used on the Processor, Display and RF Summer boards. (Independent voltage regulators are used on the optional Serial Interface and Speech Synthesizer boards.) Gate U6A is biased for linear operation and contains a crystal feedback circuit to generate a square wave clock signal at 1.728 MHz. Synchronous counter U10A divides this signal by 16 to generate 108000 Hz for use in the 3 digit display logic. Counter U12 is an 8 stage presettable synchronous down counter connected to divide the system clock frequency by 45. Its output is a short (0.58 microsecond) negative going pulse train at 38400 Hz. This signal is further divided by a chain of synchronous binary counters - U18A, U18B and U10B to produce square wave clock frequencies of 4800, 2400, 1200, 600, 300 and 18.75 Hz. To maintain synchronization between the various counters used, a master reset pulse, MR, is generated by gate U17A and inverter U16A. MR consists of a 300 Hz positive going pulse train. Each pulse is approximately 1 microsecond wide. ### 4.5 Audio Signal Processing The receiver audio output contains a 300 Hz component, the phase of which (relative to the 300 Hz clock signal) is the bearing angle to the transmitter. The audio processing circuitry amplifies and filters this signal from other noise or audio signals recovered by the FM receiver. Figure 4.5-1 contains the schematic of the Audio Signal Processing circuitry. Amplifier U27A is a compandor device which is connected as an automatic level control. The output, at pin 7, is biased to 4.5 VDC and the ALC gain is such that the AC component of the output will be approximately 2.2 V peak to peak for inputs between 10 mVRMS and 2.0 VRMS. Frequencies above 300 Hz are attenuated by amplifier U20C which is connected as a unity gain low pass filter. The 8 section commutative filter comprising analog multiplexer U21, capacitor network U22 and follower amplifier U20D provides a 300 Hz bandpass synchronized to the system 300 Hz clock. The effective Q of this circuit is very high (approximately 400) practically all undesired signal components are eliminated. this filter, the 1/300 second commutation interval is subdivided into 8 equal lengths (1/2400 = 0.417 milliseconds long) during which one of the 8 capacitors in U22 is connected through resistor R31 or R41 to U20C. This RC time constant is long compared to the connection interval, so a number of commutation cycles are required to develop a steady state voltage across the capacitors. steady state voltage corresponds to the average voltage taken across the same fraction of the 300 Hz clock period. Any frequency which is not synchronous with this clock will therefore average out Amplifier U20D is a to zero over a period of many 300 Hz cycles. unity gain voltage follower which buffers the capacitor voltages through a very high input impedance. The output of U20D is a staircase-shaped approximation of the 300 Hz component in the audio input. When a signal is being received, /SQ is high, and the commutating filter capacitors are connected through resistor R41 by analog switch U26C to amplifier U20C. Resistor R31, which is in parallel with this path, is much larger, so the effective time constant is determined by R41. When no signal is present, the commutating filter discharges more slowly through R31. This arrangement permits bearing phase data to be averaged between pulses if, for example, a series of short (250 millisecond) pulses is being received every second or so. Amplifier U20A is another unity gain low pass filter which attenuates the higher frequency components in the staircase waveform at U20D. U20B is used as a comparator on the filtered audio signal which generates a square wave digital logic level signal. Gates U23A and U23B form a variable one-shot which are triggered by a positive-going edge on the square wave. The high level interval at the output of U23A is determined by the bearing calibration control setting, RC. This is inverted by U16C so that the low level interval at the output of U16C (PHASE) is adjustable using RC. The rising edge at the end of this interval is used as a trigger in the bearing phase measurement circuit described below. Figure 4.5-1 Electrical Schematic - Processor DDF4102 (2 of 2) #### 4.6 Display Logic Compandor U27B is configured to act as an audio level detector. The average audio input at pin 15 controls the gain between pin 14 (+9 VDC) and the output. Since the compandor contains a high gain inverting amplifier, its output will be high (+9 VDC) when no signal is present (receiver squelched). If an external mute signal is available, it may be used in place of the U27B squelch signal. U16D inverts this signal (+9 VDC now corresponds to signal present). The display control logic updates at a rate of 1.875 Hz and requires that an input be present for at least 150 milliseconds to update. This is accomplished with the start up logic built around D flip flop U9B and decade counter U15. With no signal present U9B will be high (set) which holds U15 reset (all outputs low). When a signal occurs, /SQ becomes high which resets U9B. Counter U15 now begins counting its 18.75 Hz input. A test is performed at the beginning of the third count interval, which could occur between 2 and 3 clock intervals (107 to 160 milliseconds) following the initial /SQ low to high transition. If the /SQ signal is still high (signal present), the display update process continues as explained below. If, however, /SQ is low (no signal), flip flop U9B is set which in turn resets U15 thereby discontinuing the update cycle. Assuming the signal to be present, counter U15 will output a pulse during the 4th clock interval which commands the following logic to update the display. Because U15 is a divide by 10 counter, succeeding display updates will continue to be commanded at a 1.875 Hz rate (533 milliseconds) as long as the signal is present. U9A is a D flip flop which is set by the leading edge pulse from counter U15. Flip flop U24A is then set at the next leading edge transition of the 300 Hz clock. When this occurs, U9A is reset. The leading edge on the PHASE signal produced by the Audio Signal Processor circuit described above, sets flip flop U24B whenever U24A is set. When U24B sets, it resets U24A. Hence U24A's output is a single pulse with a leading edge coincident with the 300 Hz clock and a trailing edge determined by the PHASE signal. This signal is labeled GATE on the schematic, and it is used to control the accumulation of counts in the binary and BCD counters. To reset U24B, an additional flip flop U25A, is used to generate a short reset pulse, ST. The period of this pulse is 1/2400 = 417 microseconds. 4800 Hz clock pulses are gated through U17C during the time interval defined by U24A (GATE). These are translated from +9 to +5 VDC logic levels by inverter U5C and applied to 4-stage binary counter U4. The four binary outputs from this counter represent this time interval. Since the maximum interval is 1/300 seconds, the maximum count is 4800/300 = 16. This output is decoded and used to drive the 16 LEDs on the Display board. 108000 Hz clock pulses are similarly gated through U17B, translated to +5 DC level and applied to BCD counter U3. The maximum count here would be 108000/300 = 360. The purpose of flip flop U25B is to suppress one pulse from the input to U3 so that the decimal count will be between 0 and 359. Counters U3 and U4 are reset to zero at the beginning of the display update interval through inverter U5A. The BCD count itself is latched at the end of the gate interval by the .417 millisecond pulse, ST, through U2B. U3 contains a display multiplexer and driver which drives the three common anode seven segment displays directly. It also provides a multiplexed BCD output of each counter stage which is used by the Serial Interface and Speech Synthesizer circuits. Display brightness is controlled by RA which sets the off interval of the 1200 Hz pulse train generated by one-shot U6C/U6D. This pulse train (/INT) is buffered by inverter U16F to drive the center Power On LED via a buffer transistor on the Display board. Inverters U2D and U2C translate the INT pulse train to +5 VDC for counter/display driver U3. The input on pin 13 of this IC overrrides the internal display multiplex oscillator. The effect is to multiplex the display at a rate of 1200/4 = 300 Hz and to control the duty cycle (intensity) from RA. If a display update does not occur for 6.8 seconds, binary counter U11 produces a high output which blanks the LED and digital displays. U11 is reset whenever a display update occurs. In the absence of such updates, it counts 1200 Hz pulses through gate U17D. After 8192 pulses are counted, its pin 3 output goes high and further counting stops. This inhibits the digital display via its scan input on pin 13. Blanking of the circular LEDs occurs on the 6.8 second time out and during the gate interval. U23C and U5D provide the required blanking signal to the LED decoder/driver on the Display board. If it is desired to hold the display indefinitely, the jumper at E14 can be moved from E13 to E15. #### 4.7 Display Figure 4.7-1 shows the schematic of the Display board DDF4101 which is permanently connected to the Processor board DDF4102. Ul is a 4 line to 16 line decoder capable of driving the 16 LEDs directly. An inhibit input on pin 19 blanks the display during the counting interval and after the 6.8 second time out period as discussed above. Transistor Q1 drives the center ON LED from the intensity modulated $1200\ \text{Hz}$ signal at K. D17-D19 are high intensity 7-segment common anode displays multiplexed from U3 on the Processor board. Figure 4.7-1 Electrical Schematic - Display DDF4101 #### 4.8 Serial Interface BCD bearing data from the digital display is serialized and an RS232C output generated for interfacing to a digital computer for data processing, recording, triangulation, etc. A single message consists of five ASCII characters: the hundreds digit, the tens the units digit, a carriage return and a line feed. character contains a start bit, 7 or 8 data bits, an optional parity bit and a stop bit. The baud rate used is 300. require a maximum time of 11/300 = .037 seconds to send each The circuitry, however, sends a character every 1/18.75 = 0.053 seconds. A complete message of 5 characters would require 5/1.876 = 0.267 seconds. However, the message is initiated only when the display is updated. Since this occurs at a maximum exists of 1/1.875 = 0.533 seconds, ample time characters and between messages to prevent overrunning. Data from the digit display is available at the display multiplex rate of 300 digits per second. A first in-first out (FIFO) memory is used to temporarily hold the BCD display data in the proper order for the universal asynchronous receiver transmitter (UART) which performs the actual serialization. Loading of data into the FIFO follows the display multiplex sequence generated by the digit counter/driver on the Processor board: D3 (hundreds), D2 (tens) and D1 (units). Figure 4.8-1 shows the schematic of the serial interface circuit. A positive leading edge on /ST causes flip flop U5B to set, starting the FIFO loading operation. The FIFO, U6, is reset and at the next falling edge of D1, the units digit multiplex pulse, flip flop U5A is set which in turn resets U5B. LOAD FIFO is now high and data present on the BCD lines (1's, 2's, 4's and 8's) is loaded into the FIFO on subsequent rising edges of D3, D2 and D1. The FIFO input is strobed by a leading edge on its pin 3. Following loading of all three digits, the trailing edge of D1 now resets U5B thereby ending the FIFO load sequence. When U5B is reset, it sets flip flop U3A which starts the FIFO unload sequence. UNLOAD FIFO goes high and 18.75 Hz pulses are gated to FIFO output shift pin 15. Data from the FIFO is passed through the quad and/or select gate U4 and strobed into the UART by 18.75 Hz pulses shaped by differentiator U7F. Decade counter U10 keeps track of the characters being sent to the UART. During the first 3 counts, (output 0, 1 and 2) the FIFO data is steered through U4 into the UART's four least significant bits. Most significant bits are 0, 0, 1, 1 so the full 8 bit UART input corresponds to the ASCII equivalent of the BCD digit transferred into the least significant bits. On counts 4 and 5, the UART input is connected to a binary value corresponding to ASCII <CR> and <LF> respectively. On count 6, the counter decodes an output which resets U3A thereby ending the FIFO unload sequence (and marking the end of the 5 character message.) DIP switches S1-1, -2 and -3 can be set to program parity enable (on or off), parity sense (even or odd), and number of data bits transmitted (7 or 8). The +5 VDC logic level output of the UART is translated to RS232C levels and inverted by U1. The Serial Interface contains its own +5 VDC and +9 VDC linear voltage regulators U11 and U12. U13 is a switching type voltage converter that generates a -9 VDC for the RS232C logic low level. Electrical Schematic - Serial Interface DDF4104 ## 4.9 Speech Synthesizer Bearing data is enunciated every 2.13 seconds. Each digit is individually spoken as a "zero", "one", "two", etc. The timing associated with forming each word is internally determined by the synthesizer which contains its own 4.0 MHz crystal. Each digit in bearing is spoken at a fixed cadence 8/18.75 = 0.427 seconds per digit. The entire 3 digit message then consumes 1.28 seconds, leaving 0.85 seconds of silence between Since the display itself updates every 0.533 seconds, every fourth display will be enunciated (assuming continuous bearing updates from a prolonged carrier). Data from the digit display is available at the display multiplex rate of 300 digits per second. A first in-first out (FIFO) memory is used to temporarily hold the BCD display data in the proper order for the speech synthesizer. Loading of data into the FIFO follows the display multiplex sequence generated by the digit counter/display on the Processor board: D3 (hundreds), D2 (tens) and D1 (units). Figure 4.9-1 shows the schematic of the speech synthesis circuit. A positive leading edge on /ST causes flip/flop U5B to set, starting the FIFO loading operation. The FIFO, U6, is reset and at the next falling edge of D1, the units digit multiplex pulse, flip flop U5A is set which in turn resets U5B. LOAD FIFO is now high and data present on the BCD lines (1's, 2's, 4's and 8's) is loaded into the FIFO on subsequent rising edges of D3, D2 and D1. The FIFO input is strobed by a leading edge on its pin 3. Following loading of all three digits, the trailing edge of D1 now resets U5B thereby ending the FIFO load sequence. When U5B is reset, it sets flip flop U3A which starts the FIFO unload sequence. UNLOAD FIFO goes high and 18.75 Hz pulses are synchronous binary counter U6A. A divide by 8 output of U6A causes data from the FIFO to shift out and be strobed synthesizer, U2, every 8/18.75 = 0.427 seconds. A second binary counter, U6B, together with flip flop U3B, generates an output after three digits have been synthesized. This marks the end of a message and resets U3. Digitized speech is buffered by amplifier U8B and filtered to simulate a male voice. Amplifier U10 drives the internal loudspeaker through volume control RB. U8A is a fixed gain amplifier capable of driving a small 8 ohm external speaker such as used in an acoustic coupler. This permits external recording or telemetering of the bearing data from a remote site over a telephone line, radio link, etc. The Speech Synthesizer contains its own linear voltage regulators, U11 and U12 to generate +5 and +9 VDC, respectively. Figure 4.9-1 Electrical Schematic - Speech Synthesizer DDF4105 ### 4.10 Parts Lists Parts for each major assembly are listed below. Unless otherwise noted, all resistors are 1/4 watt, carbon composition, 5% tolerance. Mylar capacitors are 100 VDC, 10% tolerance and mica capacitors are 500 VDC, 5% tolerance. Disc ceramics are 50 VDC, +80, -20% tolerance. | PARTS L | IST FOR | DISPLAY | BOARD, | DDF4101 | |---------|---------|---------|--------|---------| |---------|---------|---------|--------|---------| | <u>Ref</u> | <u>Item</u> | |------------|--------------------| | U1 | 74154 | | R1 | 180 ohm | | R2 | 180 ohm | | R3 | 1 K | | C1 | .1 mf disc ceramic | | C2 | 22 mf/16 VDC | | Q1 | 2N2222A | | D0-D16 | SBR 3901 | | D17-D19 | HP 5082-7611 | | D20-22 | 1N3600 | | | | ## PARTS LIST FOR PROCESSOR BOARD DDF4102 | | ZIMITO DIOI LON LIN | CHOROUS DOWN | DDEATOZ | |------------|---------------------|--------------|--------------| | <u>Ref</u> | <u>Item</u> | <u>Ref</u> | <u> Item</u> | | U1 | LM340T-5 | R1 | 5.1 K | | U2 | 74C901 | R2 | 10 M | | U3 | ICM7217IJI | R3 | 10 K | | U4 | 74LS193 | R4 | 22 K | | U5 | 74C901 | R5 | 22 K | | U6 | CD4001 | R6 | 470 ohm | | U7 | LM340T-8 | R7 | 27 ohm | | U8 | CD4071 | R8 | 1 K | | U9 | CD4013 | R9 | 1 K | | U10 | CD4520 | R10 | 240 K | | U11 | CD4020 | R11 | 180 K | | U12 | CD40103 | R12 | 180 K | | U13 | LF347 | R13 | 22 K | | U14 | TLO72 | R14 | 51 K | | U15 | CD4017 | R15 | 51 K | | U16 | 74C901 | R16 | 27 K | | U17 | CD4071 | R17 | 51 K | | U18 | CD4520 | R18 | 240 K | | U19 | CD4018 | R19 | 240 K | | U20 | LF347 | R20 | 240 K | | U21 | CD4051 | R21 | 27 K | | U22 | 8-0.1 mf cap. ntwk. | R22 | 10 K | | U23 | CD4001 | R23 | 51 K | | U24 | CD4013 | R24 | 51 K | | U25 | CD4013 | R25 | 51 K | | U26 | CD4066 | R26 | 510 K | | U27 | NE570 | R27 | 22 K | | <u>Ref</u> | <u>Item</u> | <u>Ref</u> | <u>Item</u> | |------------|--------------------|------------|----------------------| | R28 | 22 K | C13 | .022 mf mylar | | R29 | 51 K | C14 | .022 mf mylar | | R30 | 51 K | C15 | .0047 mf mylar | | R31 | 10 M | C16 | .0047 mf mylar | | R32 | 22 K | C17 | .022 mf mylar | | R33 | 22 K | C18 | .01 mf mylar | | R34 | 1.5 M | C19 | 120 pf mica | | R35 | 470 ohm | C20 | .1 mf disc ceramic | | R36 | 5.1 K | C21 | 120 pf mica | | R37 | 5.1 K | C22 | .022 mf mylar | | R38 | 5.1 K | C23 | .0047 mf mylar | | R39 | 22 K | C24 | .022 mf mylar | | R40 | 10 K | C25 | .022 mf mylar | | R41 | 510 K | C26 | .022 my mylar | | RA | 100 K | C27 | .1 mf disc ceramic | | RB | 100 ohm | C28 | 220 mf/16 VDC | | RC | 100 K | C29 | 3.3 mf/50 VDC | | C1 | 120 pf mica | C30 | 1.0 mf/50 VDC | | C2 | 27 pf mica | C31 | 3.3 mf/50 VDC | | C3 | .1 mf disc ceramic | C32 | 27 pf mica | | C4 | 100 mf/25 VDC | C33 | 1.0 mf/50 VDC | | C5 | .1 mf disc ceramic | C34 | 1.0 mf/50 VDC | | C6 | 330 mf/10 VDC | C35 | .001 mf disc ceramic | | C7 | .01 mf mylar | Y1 | 1.7280 MHz | | C8 | .1 mf disc ceramic | F1 | 2 amp. | | C9 | 220 mf/16 VDC | | | | C10 | 120 pf mica | | | | C11 | 22 mf/16 VDC | | | | C12 | .0047 mf mylar | | | # PARTS LIST FOR SERIAL INTERFACE BOARD, DDF4104 # PARTS LIST FOR SPEECH SYNTHESIZER BOARD, DDF4105 | Ref<br>U1<br>U2<br>U3<br>U4<br>U5<br>U6<br>U7 | Item<br>MM2716/DDF4212<br>MM54104<br>CD4013<br>CD40105<br>CD4013<br>CD4520<br>74C901<br>TL072 | Ref<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7 | Item 27 pf mica 27 pf mica 120 pf mica .1 mf disc ceramic 47 mf/25 VDC 47 mf/25 VDC .1 mf disc ceramic .1 mf disc ceramic | |-----------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | U9<br>U10 | CD4075<br>LM386 | C9<br>C10 | .1 mf disc ceramic 22 mf/16 VDC | | U11 | LM340T-5 | C11 | .1 mf disc ceramic | | U12 | LM340T-8 | C12 | .1 mf disc ceramic | | R1 | 1.5 M | C13 | .1 mf disc ceramic | | R2 | 1.0 K | C14 | .1 mf disc ceramic | | R3 | 22 K | C15 | 3.3 mf/50 VDC | | R4 | 5.1 K | C16 | 22 mf/16 VDC | | R5 . | 5.1 K | C17 | .1 mf disc ceramic | | R6 | 5.1 K | C18 | .1 mf disc ceramic | | R7 | 51 K | Y1 | 4.000 MHz | | R8 | 510 K | | | | R9 | 82 K | | | | R10 | 470 ohm | | | | R11 | 27 ohm | | | | R12 | 82 K | | | | R13 | 27 ohm | | | | R14 | 470 ohm | | | # PARTS LIST FOR CURRENT DRIVER BOARD, DDF4106 ``` Ref <u>Item</u> U1 LM324 U2 LM340T-8 R1 2 K R2 910 ohm R3 180 K R4 33 K R5 100 ohm R6 33 K R7 180 K R8 33 K R9 180 K R10 180 K R11 33 K R12 100 ohm R13 470 ohm R14 39 ohm R15 180 K R16 180 K R17 100 ohm R18 33 K R19 33 K R20 33 K R21 180 K R22 100 ohm R23 33 K R24 180 K C1 .1 mf disc ceramic C2 120 pf mica C3 120 pf mica C4 47 mf/25 VDC C5 120 pf mica 120 pf mica C6 C7 22 mf/16 VDC ``` # Section 5.0 SPECIFICATIONS (TYPICAL) | 1.0 | System Performance 1.1Type 1.2 Antenna commutation frequency 1.3 Frequency Range 1.4 Accuracy 1.5 RF pulse duration | Quasi-Doppler, continuous commutation of four antennas 300 Hz 108 TO 1000 MHz +/-5 degrees 150 milliseconds minimum | |------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | .2.0 | RF circuit 2.1 RF power gain 2.2 Noise figure 2.3 Input and output impedances 2.4 Interface | 3 dB at 150 MHz, 1 dB at 450 MHz, -2 dB at 1000 MHz 4.0 50 ohms TNC connectors to antennas and BNC connector to receiver | | 3.0 | Audio Input | | | | 3.1 Input level 3.2 Input impedance 3.3 Display trigger 3.4 Mute voltage 3.5 Mute input impedance 3.6 Interface Display | 10 mVRMS to 2.0 VRMS (automatic level control provided) 5.0K minimum Audio squelch (normal) or external mute (via optional jumper) +5 to +9 VDC 1.0 M minimum 15 pin subminiature D connector on back panel; mating connector and cover supplied | | | 4.1 Bearing Display 4.2 Display intensity 4.3 Display update rate 4.4 Display hold time | 16 LEDs in circular pattern, all models; 3 digit degree readout, models 5002-5004 Adjustable from front panel control 1.875 updates per second Either 6.8 seconds or indefinite by jumper selection | | 5.0 Serial Data Output | | |--------------------------------------|--------------------------------------------------------| | (Model 5003 only)<br>5.1 Output data | Decada | | | Bearing in degrees (hundreds-<br>tens-units-{CR}-{LF}) | | 5.2 Format | ASCII with 7 or 8 data bits, even or | | | odd parity, parity on or off (switch | | 5 2 ml . | selectable) | | 5.3 Timing | 300 Baud message sent every | | 5 / Waltan 1 7 | 0.533 seconds | | 5.4 Voltage levels<br>5.5 Interface | RS232C compatible | | J.J Interlace | 15 pin subminiature D connector on back panel | | 6.0 Speech Output | | | (Model 5004 only) | | | 6.1 Synthesized message | Bearing in degrees: "hundreds- | | | Bearing in degrees: "hundreds-tens-units" | | 6.2 Format | Each digit individually spoken as | | | "zero", "one", etc. | | 6.3 Timing | Message spoken every 2.13 seconds | | 6.4 Output level | Adjustable from front panel control | | 6.5 Auxilliary output | Fixed level output capable of driving | | | external 8 ohm speaker for acoustical | | | coupling to telephone, tape recorder, | | 6.6 Interface | etc. | | 0.0 incertace | 15 pin subminiature D connector on back panel | | 7.0 Power | | | 7.1 Input voltage | 11.5 to 13.5 VDC | | 7.2 Input current | • = | | 1 44 0 44 2 511 6 | 0.5 amperes fused internally at 2.0 amps | | 7.3 Interface | 15 pin subminiature D connector or | | | back panel | | | • | | 8.0 Mechanical | | | 8.1 Mounting | Mounting bracket supplied for under | | 0 0 01 | dash mounting. | | 8.2 Size | 3.6H x 5.5W x 8.9D inches excluding | | 0 2 57-1-1-1 | mounting bracket | | 8.3 Weight | 1.0 pound | | 9.0 Operating Temperature | | | 9.1 Display Unit | O to EO doggood C | | 9.2 RF Summer | 0 to 50 degrees C<br>-50 to 100 degrees C | | | ov to ivo degrees C | | | |